IR3 NOTES ========= Some notes about ir3, the compiler and machine-specific IR for the shader ISA introduced with adreno a3xx. The same shader ISA is present, with some small differences, in adreno a4xx. Compared to the previous generation a2xx ISA (ir2), the a3xx ISA is a "simple" scalar instruction set. However, the compiler is responsible, in most cases, to schedule the instructions. The hardware does not try to hide the shader core pipeline stages. For a common example, a common (cat2) ALU instruction takes four cycles, so a subsequent cat2 instruction which uses the result must have three intervening instructions (or NOPs). When operating on vec4's, typically the corresponding scalar instructions for operating on the remaining three components could typically fit. Although that results in a lot of edge cases where things fall over, like: :: ADD TEMP[0], TEMP[1], TEMP[2] MUL TEMP[0], TEMP[1], TEMP[0].wzyx Here, the second instruction needs the output of the first group of scalar instructions in the wrong order, resulting in not enough instruction spots between the ``add r0.w, r1.w, r2.w`` and ``mul r0.x, r1.x, r0.w``. Which is why the original (old) compiler which merely translated nearly literally from TGSI to ir3, had a strong tendency to fall over. So the current compiler instead, in the frontend, generates a directed-acyclic-graph of instructions and basic blocks, which go through various additional passes to eventually schedule and do register assignment. For additional documentation about the hardware, see wiki: `a3xx ISA `_. External Structure ------------------ ``ir3_shader`` A single vertex/fragment/etc shader from gallium perspective (i.e. maps to a single TGSI shader), and manages a set of shader variants which are generated on demand based on the shader key. ``ir3_shader_key`` The configuration key that identifies a shader variant. I.e. based on other GL state (two-sided-color, render-to-alpha, etc) or render stages (binning-pass vertex shader) different shader variants are generated. ``ir3_shader_variant`` The actual hw shader generated based on input TGSI and shader key. ``ir3_compiler`` Compiler frontend which generates ir3 and runs the various backend stages to schedule and do register assignment. The IR ------ The ir3 IR maps quite directly to the hardware, in that instruction opcodes map directly to hardware opcodes, and that dst/src register(s) map directly to the hardware dst/src register(s). But there are a few extensions, in the form of meta_ instructions. And additionally, for normal (non-const, etc) src registers, the ``IR3_REG_SSA`` flag is set and ``reg->instr`` points to the source instruction which produced that value. So, for example, the following TGSI shader: :: VERT DCL IN[0] DCL IN[1] DCL OUT[0], POSITION DCL TEMP[0], LOCAL 1: DP3 TEMP[0].x, IN[0].xyzz, IN[1].xyzz 2: MOV OUT[0], TEMP[0].xxxx 3: END eventually generates: .. graphviz:: digraph G { rankdir=RL; nodesep=0.25; ranksep=1.5; subgraph clusterdce198 { label="vert"; inputdce198 [shape=record,label="inputs| i0.x| i0.y| i0.z| i1.x| i1.y| i1.z"]; instrdcf348 [shape=record,style=filled,fillcolor=lightgrey,label="{mov.f32f32|| }"]; instrdcedd0 [shape=record,style=filled,fillcolor=lightgrey,label="{mad.f32|| | | }"]; inputdce198::w -> instrdcedd0: inputdce198::w -> instrdcedd0: instrdcec30 [shape=record,style=filled,fillcolor=lightgrey,label="{mad.f32|| | | }"]; inputdce198::w -> instrdcec30: inputdce198::w -> instrdcec30: instrdceb60 [shape=record,style=filled,fillcolor=lightgrey,label="{mul.f|| | }"]; inputdce198::w -> instrdceb60: inputdce198::w -> instrdceb60: instrdceb60: -> instrdcec30: instrdcec30: -> instrdcedd0: instrdcedd0: -> instrdcf348: instrdcf400 [shape=record,style=filled,fillcolor=lightgrey,label="{mov.f32f32|| }"]; instrdcedd0: -> instrdcf400: instrdcf4b8 [shape=record,style=filled,fillcolor=lightgrey,label="{mov.f32f32|| }"]; instrdcedd0: -> instrdcf4b8: outputdce198 [shape=record,label="outputs| o0.x| o0.y| o0.z| o0.w"]; instrdcf348: -> outputdce198::e instrdcf400: -> outputdce198::e instrdcf4b8: -> outputdce198::e instrdcedd0: -> outputdce198::e } } (after scheduling, etc, but before register assignment). Internal Structure ~~~~~~~~~~~~~~~~~~ ``ir3_block`` Represents a basic block. TODO: currently blocks are nested, but I think I need to change that to a more conventional arrangement before implementing proper flow control. Currently the only flow control handles is if/else which gets flattened out and results chosen with ``sel`` instructions. ``ir3_instruction`` Represents a machine instruction or meta_ instruction. Has pointers to dst register (``regs[0]``) and src register(s) (``regs[1..n]``), as needed. ``ir3_register`` Represents a src or dst register, flags indicate const/relative/etc. If ``IR3_REG_SSA`` is set on a src register, the actual register number (name) has not been assigned yet, and instead the ``instr`` field points to src instruction. In addition there are various util macros/functions to simplify manipulation/traversal of the graph: ``foreach_src(srcreg, instr)`` Iterate each instruction's source ``ir3_register``\s ``foreach_src_n(srcreg, n, instr)`` Like ``foreach_src``, also setting ``n`` to the source number (starting with ``0``). ``foreach_ssa_src(srcinstr, instr)`` Iterate each instruction's SSA source ``ir3_instruction``\s. This skips non-SSA sources (consts, etc), but includes virtual sources (such as the address register if `relative addressing`_ is used). ``foreach_ssa_src_n(srcinstr, n, instr)`` Like ``foreach_ssa_src``, also setting ``n`` to the source number. For example: .. code-block:: c foreach_ssa_src_n(src, i, instr) { unsigned d = delay_calc_srcn(ctx, src, instr, i); delay = MAX2(delay, d); } TODO probably other helper/util stuff worth mentioning here .. _meta: Meta Instructions ~~~~~~~~~~~~~~~~~ **input** Used for shader inputs (registers configured in the command-stream to hold particular input values, written by the shader core before start of execution. Also used for connecting up values within a basic block to an output of a previous block. **output** Used to hold outputs of a basic block. **flow** TODO **phi** TODO **collect** Groups registers which need to be assigned to consecutive scalar registers, for example `sam` (texture fetch) src instructions (see `register groups`_) or array element dereference (see `relative addressing`_). **split** The counterpart to **collect**, when an instruction such as `sam` writes multiple components, splits the result into individual scalar components to be consumed by other instructions. .. _`flow control`: Flow Control ~~~~~~~~~~~~ TODO .. _`register groups`: Register Groups ~~~~~~~~~~~~~~~ Certain instructions, such as texture sample instructions, consume multiple consecutive scalar registers via a single src register encoded in the instruction, and/or write multiple consecutive scalar registers. In the simplest example: :: sam (f32)(xyz)r2.x, r0.z, s#0, t#0 for a 2d texture, would read ``r0.zw`` to get the coordinate, and write ``r2.xyz``. Before register assignment, to group the two components of the texture src together: .. graphviz:: digraph G { { rank=same; collect; }; { rank=same; coord_x; coord_y; }; sam -> collect [label="regs[1]"]; collect -> coord_x [label="regs[1]"]; collect -> coord_y [label="regs[2]"]; coord_x -> coord_y [label="right",style=dotted]; coord_y -> coord_x [label="left",style=dotted]; coord_x [label="coord.x"]; coord_y [label="coord.y"]; } The frontend sets up the SSA ptrs from ``sam`` source register to the ``collect`` meta instruction, which in turn points to the instructions producing the ``coord.x`` and ``coord.y`` values. And the grouping_ pass sets up the ``left`` and ``right`` neighbor pointers to the ``collect``\'s sources, used later by the `register assignment`_ pass to assign blocks of scalar registers. And likewise, for the consecutive scalar registers for the destination: .. graphviz:: digraph { { rank=same; A; B; C; }; { rank=same; split_0; split_1; split_2; }; A -> split_0; B -> split_1; C -> split_2; split_0 [label="split\noff=0"]; split_0 -> sam; split_1 [label="split\noff=1"]; split_1 -> sam; split_2 [label="split\noff=2"]; split_2 -> sam; split_0 -> split_1 [label="right",style=dotted]; split_1 -> split_0 [label="left",style=dotted]; split_1 -> split_2 [label="right",style=dotted]; split_2 -> split_1 [label="left",style=dotted]; sam; } .. _`relative addressing`: Relative Addressing ~~~~~~~~~~~~~~~~~~~ Most instructions support addressing indirectly (relative to address register) into const or gpr register file in some or all of their src/dst registers. In this case the register accessed is taken from ``r`` or ``c``, i.e. address register (``a0.x``) value plus ``n``, where ``n`` is encoded in the instruction (rather than the absolute register number). Note that cat5 (texture sample) instructions are the notable exception, not supporting relative addressing of src or dst. Relative addressing of the const file (for example, a uniform array) is relatively simple. We don't do register assignment of the const file, so all that is required is to schedule things properly. I.e. the instruction that writes the address register must be scheduled first, and we cannot have two different address register values live at one time. But relative addressing of gpr file (which can be as src or dst) has additional restrictions on register assignment (i.e. the array elements must be assigned to consecutive scalar registers). And in the case of relative dst, subsequent instructions now depend on both the relative write, as well as the previous instruction which wrote that register, since we do not know at compile time which actual register was written. Each instruction has an optional ``address`` pointer, to capture the dependency on the address register value when relative addressing is used for any of the src/dst register(s). This behaves as an additional virtual src register, i.e. ``foreach_ssa_src()`` will also iterate the address register (last). Note that ``nop``\'s for timing constraints, type specifiers (i.e. ``add.f`` vs ``add.u``), etc, omitted for brevity in examples :: mova a0.x, hr1.y sub r1.y, r2.x, r3.x add r0.x, r1.y, c results in: .. graphviz:: digraph { rankdir=LR; sub; const [label="const file"]; add; mova; add -> mova; add -> sub; add -> const [label="off=2"]; } The scheduling pass has some smarts to schedule things such that only a single ``a0.x`` value is used at any one time. To implement variable arrays, the NIR registers are stored as an ``ir3_array``, which will be register allocated to consecutive hardware registers. The array access uses the id field in the ``ir3_register`` to map to the array being accessed, and the offset field for the fixed offset within the array. A NIR indirect register read such as: :: decl_reg vec2 32 r0[2] ... vec2 32 ssa_19 = mov r0[0 + ssa_9] results in: :: 0000:0000:001: shl.b hssa_19, hssa_17, himm[0.000000,1,0x1] 0000:0000:002: mov.s16s16 hr61.x, hssa_19 0000:0000:002: mov.u32u32 ssa_21, arr[id=1, offset=0, size=4, ssa_12], address=_[0000:0000:002: mov.s16s16] 0000:0000:002: mov.u32u32 ssa_22, arr[id=1, offset=1, size=4, ssa_12], address=_[0000:0000:002: mov.s16s16] Array writes write to the array in ``instr->regs[0]->array.id``. A NIR indirect register write such as: :: decl_reg vec2 32 r0[2] ... r0[0 + ssa_12] = mov ssa_13 results in: :: 0000:0000:001: shl.b hssa_29, hssa_27, himm[0.000000,1,0x1] 0000:0000:002: mov.s16s16 hr61.x, hssa_29 0000:0000:001: mov.u32u32 arr[id=1, offset=0, size=4, ssa_17], c2.y, address=_[0000:0000:002: mov.s16s16] 0000:0000:004: mov.u32u32 arr[id=1, offset=1, size=4, ssa_31], c2.z, address=_[0000:0000:002: mov.s16s16] Note that only cat1 (mov) can do indirect write, and thus NIR register stores may need to introduce an extra mov. ir3 array accesses in the DAG get serialized by the ``instr->barrier_class`` and containing ``IR3_BARRIER_ARRAY_W`` or ``IR3_BARRIER_ARRAY_R``. Shader Passes ------------- After the frontend has generated the use-def graph of instructions, they are run through various passes which include scheduling_ and `register assignment`_. Because inserting ``mov`` instructions after scheduling would also require inserting additional ``nop`` instructions (since it is too late to reschedule to try and fill the bubbles), the earlier stages try to ensure that (at least given an infinite supply of registers) that `register assignment`_ after scheduling_ cannot fail. Note that we essentially have ~256 scalar registers in the architecture (although larger register usage will at some thresholds limit the number of threads which can run in parallel). And at some point we will have to deal with spilling. .. _flatten: Flatten ~~~~~~~ In this stage, simple if/else blocks are flattened into a single block with ``phi`` nodes converted into ``sel`` instructions. The a3xx ISA has very few predicated instructions, and we would prefer not to use branches for simple if/else. .. _`copy propagation`: Copy Propagation ~~~~~~~~~~~~~~~~ Currently the frontend inserts ``mov``\s in various cases, because certain categories of instructions have limitations about const regs as sources. And the CP pass simply removes all simple ``mov``\s (i.e. src-type is same as dst-type, no abs/neg flags, etc). The eventual plan is to invert that, with the front-end inserting no ``mov``\s and CP legalize things. .. _grouping: Grouping ~~~~~~~~ In the grouping pass, instructions which need to be grouped (for ``collect``\s, etc) have their ``left`` / ``right`` neighbor pointers setup. In cases where there is a conflict (i.e. one instruction cannot have two unique left or right neighbors), an additional ``mov`` instruction is inserted. This ensures that there is some possible valid `register assignment`_ at the later stages. .. _depth: Depth ~~~~~ In the depth pass, a depth is calculated for each instruction node within its basic block. The depth is the sum of the required cycles (delay slots needed between two instructions plus one) of each instruction plus the max depth of any of its source instructions. (meta_ instructions don't add to the depth). As an instruction's depth is calculated, it is inserted into a per block list sorted by deepest instruction. Unreachable instructions and inputs are marked. TODO: we should probably calculate both hard and soft depths (?) to try to coax additional instructions to fit in places where we need to use sync bits, such as after a texture fetch or SFU. .. _scheduling: Scheduling ~~~~~~~~~~ After the grouping_ pass, there are no more instructions to insert or remove. Start scheduling each basic block from the deepest node in the depth sorted list created by the depth_ pass, recursively trying to schedule each instruction after its source instructions plus delay slots. Insert ``nop``\s as required. .. _`register assignment`: Register Assignment ~~~~~~~~~~~~~~~~~~~ TODO