304 lines
7.5 KiB
C
304 lines
7.5 KiB
C
/*
|
|
* Copyright © 2019 Google LLC
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice (including the next
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
* Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include <limits.h>
|
|
#include <stdio.h>
|
|
#include <stdlib.h>
|
|
#include "drm-shim/drm_shim.h"
|
|
#include "drm-uapi/msm_drm.h"
|
|
#include <sys/ioctl.h>
|
|
|
|
#include "util/u_math.h"
|
|
|
|
bool drm_shim_driver_prefers_first_render_node = true;
|
|
|
|
struct msm_device_info {
|
|
uint32_t gpu_id;
|
|
uint32_t chip_id;
|
|
uint32_t gmem_size;
|
|
};
|
|
|
|
static const struct msm_device_info *device_info;
|
|
|
|
static int
|
|
msm_ioctl_noop(int fd, unsigned long request, void *arg)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
static int
|
|
msm_ioctl_gem_new(int fd, unsigned long request, void *arg)
|
|
{
|
|
struct shim_fd *shim_fd = drm_shim_fd_lookup(fd);
|
|
struct drm_msm_gem_new *create = arg;
|
|
size_t size = ALIGN(create->size, 4096);
|
|
|
|
if (!size)
|
|
return -EINVAL;
|
|
|
|
struct shim_bo *bo = calloc(1, sizeof(*bo));
|
|
int ret;
|
|
|
|
ret = drm_shim_bo_init(bo, size);
|
|
if (ret) {
|
|
free(bo);
|
|
return ret;
|
|
}
|
|
|
|
create->handle = drm_shim_bo_get_handle(shim_fd, bo);
|
|
|
|
drm_shim_bo_put(bo);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int
|
|
msm_ioctl_gem_info(int fd, unsigned long request, void *arg)
|
|
{
|
|
struct shim_fd *shim_fd = drm_shim_fd_lookup(fd);
|
|
struct drm_msm_gem_info *args = arg;
|
|
struct shim_bo *bo = drm_shim_bo_lookup(shim_fd, args->handle);
|
|
|
|
if (!bo)
|
|
return -ENOENT;
|
|
|
|
switch (args->info) {
|
|
case MSM_INFO_GET_OFFSET:
|
|
args->value = drm_shim_bo_get_mmap_offset(shim_fd, bo);
|
|
break;
|
|
case MSM_INFO_GET_IOVA:
|
|
args->value = bo->mem_addr;
|
|
break;
|
|
case MSM_INFO_SET_IOVA:
|
|
case MSM_INFO_SET_NAME:
|
|
break;
|
|
default:
|
|
fprintf(stderr, "Unknown DRM_IOCTL_MSM_GEM_INFO %d\n", args->info);
|
|
drm_shim_bo_put(bo);
|
|
return -1;
|
|
}
|
|
|
|
drm_shim_bo_put(bo);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int
|
|
msm_ioctl_get_param(int fd, unsigned long request, void *arg)
|
|
{
|
|
struct drm_msm_param *gp = arg;
|
|
|
|
switch (gp->param) {
|
|
case MSM_PARAM_GPU_ID:
|
|
gp->value = device_info->gpu_id;
|
|
return 0;
|
|
case MSM_PARAM_GMEM_SIZE:
|
|
gp->value = device_info->gmem_size;
|
|
return 0;
|
|
case MSM_PARAM_GMEM_BASE:
|
|
gp->value = 0x100000;
|
|
return 0;
|
|
case MSM_PARAM_CHIP_ID:
|
|
gp->value = device_info->chip_id;
|
|
return 0;
|
|
case MSM_PARAM_NR_RINGS:
|
|
gp->value = 1;
|
|
return 0;
|
|
case MSM_PARAM_MAX_FREQ:
|
|
gp->value = 1000000;
|
|
return 0;
|
|
case MSM_PARAM_TIMESTAMP:
|
|
gp->value = 0;
|
|
return 0;
|
|
case MSM_PARAM_PP_PGTABLE:
|
|
gp->value = 1;
|
|
return 0;
|
|
case MSM_PARAM_FAULTS:
|
|
case MSM_PARAM_SUSPENDS:
|
|
gp->value = 0;
|
|
return 0;
|
|
case MSM_PARAM_VA_START:
|
|
case MSM_PARAM_VA_SIZE:
|
|
gp->value = 0x100000000ULL;
|
|
return 0;
|
|
default:
|
|
fprintf(stderr, "Unknown DRM_IOCTL_MSM_GET_PARAM %d\n", gp->param);
|
|
return -1;
|
|
}
|
|
}
|
|
|
|
static int
|
|
msm_ioctl_gem_madvise(int fd, unsigned long request, void *arg)
|
|
{
|
|
struct drm_msm_gem_madvise *args = arg;
|
|
|
|
args->retained = true;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static ioctl_fn_t driver_ioctls[] = {
|
|
[DRM_MSM_GET_PARAM] = msm_ioctl_get_param,
|
|
[DRM_MSM_SET_PARAM] = msm_ioctl_noop,
|
|
[DRM_MSM_GEM_NEW] = msm_ioctl_gem_new,
|
|
[DRM_MSM_GEM_INFO] = msm_ioctl_gem_info,
|
|
[DRM_MSM_GEM_CPU_PREP] = msm_ioctl_noop,
|
|
[DRM_MSM_GEM_CPU_FINI] = msm_ioctl_noop,
|
|
[DRM_MSM_GEM_SUBMIT] = msm_ioctl_noop,
|
|
[DRM_MSM_WAIT_FENCE] = msm_ioctl_noop,
|
|
[DRM_MSM_GEM_MADVISE] = msm_ioctl_gem_madvise,
|
|
[DRM_MSM_SUBMITQUEUE_NEW] = msm_ioctl_noop,
|
|
[DRM_MSM_SUBMITQUEUE_CLOSE] = msm_ioctl_noop,
|
|
[DRM_MSM_SUBMITQUEUE_QUERY] = msm_ioctl_noop,
|
|
};
|
|
|
|
#define CHIPID(maj, min, rev, pat) \
|
|
((maj << 24) | (min << 16) | (rev << 8) | (pat))
|
|
|
|
static const struct msm_device_info device_infos[] = {
|
|
{
|
|
/* First entry is default */
|
|
.gpu_id = 630,
|
|
.chip_id = CHIPID(6, 3, 0, 0xff),
|
|
.gmem_size = 1024 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 200,
|
|
.chip_id = CHIPID(2, 0, 0, 0),
|
|
.gmem_size = 256 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 201,
|
|
.chip_id = CHIPID(2, 0, 0, 1),
|
|
.gmem_size = 128 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 220,
|
|
.chip_id = CHIPID(2, 2, 0, 0xff),
|
|
.gmem_size = 512 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 305,
|
|
.chip_id = CHIPID(3, 0, 5, 0xff),
|
|
.gmem_size = 256 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 307,
|
|
.chip_id = CHIPID(3, 0, 6, 0),
|
|
.gmem_size = 128 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 320,
|
|
.chip_id = CHIPID(3, 2, 0xff, 0xff),
|
|
.gmem_size = 512 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 330,
|
|
.chip_id = CHIPID(3, 3, 0, 0xff),
|
|
.gmem_size = 1024 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 420,
|
|
.chip_id = CHIPID(4, 2, 0, 0xff),
|
|
.gmem_size = 1536 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 430,
|
|
.chip_id = CHIPID(4, 3, 0, 0xff),
|
|
.gmem_size = 1536 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 510,
|
|
.chip_id = CHIPID(5, 1, 0, 0xff),
|
|
.gmem_size = 256 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 530,
|
|
.chip_id = CHIPID(5, 3, 0, 2),
|
|
.gmem_size = 1024 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 540,
|
|
.chip_id = CHIPID(5, 4, 0, 2),
|
|
.gmem_size = 1024 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 618,
|
|
.chip_id = CHIPID(6, 1, 8, 0xff),
|
|
.gmem_size = 512 * 1024,
|
|
},
|
|
{
|
|
.gpu_id = 630,
|
|
.chip_id = CHIPID(6, 3, 0, 0xff),
|
|
.gmem_size = 1024 * 1024,
|
|
},
|
|
};
|
|
|
|
static void
|
|
msm_driver_get_device_info(void)
|
|
{
|
|
const char *env = getenv("FD_GPU_ID");
|
|
|
|
if (!env) {
|
|
device_info = &device_infos[0];
|
|
return;
|
|
}
|
|
|
|
int gpu_id = atoi(env);
|
|
for (int i = 0; i < ARRAY_SIZE(device_infos); i++) {
|
|
if (device_infos[i].gpu_id == gpu_id) {
|
|
device_info = &device_infos[i];
|
|
return;
|
|
}
|
|
}
|
|
|
|
fprintf(stderr, "FD_GPU_ID unrecognized, shim supports %d",
|
|
device_infos[0].gpu_id);
|
|
for (int i = 1; i < ARRAY_SIZE(device_infos); i++)
|
|
fprintf(stderr, ", %d", device_infos[i].gpu_id);
|
|
fprintf(stderr, "\n");
|
|
abort();
|
|
}
|
|
|
|
void
|
|
drm_shim_driver_init(void)
|
|
{
|
|
shim_device.bus_type = DRM_BUS_PLATFORM;
|
|
shim_device.driver_name = "msm";
|
|
shim_device.driver_ioctls = driver_ioctls;
|
|
shim_device.driver_ioctl_count = ARRAY_SIZE(driver_ioctls);
|
|
|
|
/* msm uses the DRM version to expose features, instead of getparam. */
|
|
shim_device.version_major = 1;
|
|
shim_device.version_minor = 9;
|
|
shim_device.version_patchlevel = 0;
|
|
|
|
msm_driver_get_device_info();
|
|
|
|
drm_shim_override_file("OF_FULLNAME=/rdb/msm\n"
|
|
"OF_COMPATIBLE_N=1\n"
|
|
"OF_COMPATIBLE_0=qcom,adreno\n",
|
|
"/sys/dev/char/%d:%d/device/uevent", DRM_MAJOR,
|
|
render_node_minor);
|
|
}
|